# Performance Analysis of CMOS NOR and NAND Gate using Sleepy Stack Power Dissipation

Mahima Yadav<sup>1</sup>, Dr. Laxmi Narayan Gahalod<sup>2</sup>, Dr. Soni Changlani<sup>3</sup>

<sup>1</sup>M. Tech Scholar: Department of ECE, LNCT, Bhopal, Madhya Pradesh, India <sup>2</sup>Associate professor: Department of ECE, LNCT, Bhopal, Madhya Pradesh, India <sup>3</sup>Professor and Head: Department of ECE, LNCT, Bhopal, Madhya Pradesh, India

Abstract—In today's world of consumer electronics there is a requirement of high frequency circuits which is having low power consumption so that it can be used in designing battery driven handheld devices. On the other hand there is a huge requirement of CMOS technology compatible device which can be used as power amplifiers for communication devices like repeaters and routers. NAND and NOR gates were implemented using various technique approaches for digital schematic design such as sleepy keeper, stack approach etc. Power utilization analysis of the various method techniques for NAND and NOR gates were implemented. Finally compared the power utilization analysis for the various techniques of the proposed and existing methods. To Survey the various existing research works that are relevant to the proposed research work such as sleepy stack, dual stack, zigzag, forced stack etc. To analyze the power gating and multi-threshold CMOS circuits, input vector control and data driven clock circuits that are relevant to the proposed research work. To implement and power utilization analysis for both NAND and NOR gates using sleepy keeper approach and comparing with various existing methods.

*Index Terms*— NAND Gate, NOR Gate, Sleepy Keeper, CMOS Circuit

### I. INTRODUCTION

Reducing power dissipation has now become a critical design concern in almost all electronic systems. Reduction in the supply voltage is the most significant method for reducing the power dissipation because of the quadratic relationship between the supply voltage and the dynamic power dissipation [1]. To compensate for the performance loss due to a lower supply voltage, threshold voltage of MOS transistors is also reduced. However, this causes an increase in the leakage current. Among all leakage currents, sub threshold leakage current is the most dominant [2]. This leakage current will become a large component in the total

power dissipation with further down scaling in technology. Therefore, today an important research area in achieving low power dissipation is to develop effective circuit techniques to reduce this leakage current that is mainly caused by the reduction in the threshold voltage of MOS transistors and down scaling in technology (Roy et al. 2003). Technology scaling has allowed more functions per unit area, and lower dynamic power dissipation, but has also increased the leakage power dissipation exponentially. An analysis of trends based on the International Technology Roadmap for Semiconductors (ITRS) shows that the leakage power dissipation is beginning to exceed the dynamic power dissipation with the down scaling in technology generation, which is shown in Fig. 1. In the past, circuit design techniques and architectures ignored the effects of leakage power dissipation because it was insignificant in comparison with the dynamic power dissipation. However, in modern technologies, the role of subthreshold leakage power dissipation cannot be ignored and now it has become dominant in the overall power dissipation in deep submicron and Nano-scale technologies [3].

Fig. 2 shows the power dissipation in standard CMOS circuits using long channel MOS transistors without scaling in the supply and threshold voltage. Fig. 1.3 demonstrates the increase in the standby leakage power dissipation in standard CMOS circuits using short channel MOS transistors. This demonstrate that the increase in the standby leakage power with technology scaling due to the use of short channel MOS transistors completely cancels the benefit of reduced dynamic and leakage power in active mode with the reduction in the supply voltage [4].

 $P_{tot}$ 







Figure 2: Power dissipation in standard CMOS circuits using long channel MOS transistors without supply and threshold voltage scaling

### **II. POWER DISSIPATION**

Power dissipation in digital logic circuits can be broadly divided into two categories: dynamic power dissipation and static or leakage power dissipation. Dynamic power dissipation is mainly caused by the current flow due to charging and discharging of parasitic capacitances in the logic circuit. Static power dissipation occurs during the static input states of the device. With the down scaling in technology, contribution by static power dissipation increases in the overall power dissipation. In deep submicron CMOS technologies, the role of sub threshold leakage power dissipation becomes dominant among other leakage power components because of down scaling in technology. Under such condition, the static power dissipation is approximately equal to the sub threshold leakage power dissipation and is expressed as

$$P_{Static} \approx P_{Subthreshold} \tag{1}$$

A general formula for the total power dissipation in a digital logic circuit in deep submicron CMOS technologies can be expressed as

$$P_{total} = P_{dynamic} + P_{static}$$
(2)  

$$al \approx P_{dynamic} + P_{subthreshold}$$
(3)

Where  $P_{dynamic}$  is the dynamic power dissipated by the circuit,  $P_{subthreshold}$  is the switching component of the power caused by charging/discharging of the circuit output load capacitance  $C_l$ , and  $P_{sc}$  and  $P_l$ reflect the power dissipated due to short- circuit and leakage currents respectively( $I_{sc}$  and  $I_l$ ). By employing appropriate design techniques both short circuit and leakage current should be reduced to a negligible level leaving the charging and discharging of the node capacitances as the dominant factor of power consumption.

### III. PROPSOED METHODOLOGY

The proposed methodology is a sleepy keeper approach to reduce for power consumption. Here, the power consumption is observed by employing the DSCH and MICROWIND tool.







Figure 4: Sleepy keeper approach

# © September 2023 | IJIRT | Volume 10 Issue 4 | ISSN: 2349-6002

The proposed leakage reduction method is known as the sleepy keeper method. The vital concern with conventional CMOS is that the transistors are employed in the most efficient manner. PMOS transistor is applied with VDD supply and NMOS transistor is grounded. However, the PMOS transistors are not effective while dispatching GND. Similarly, the NMOS transistors are not effective at passing VDD. In order to uphold the level '1' during sleep state, the sleepy keeper technique utilizes the output value of '1'. An NMOS transistor is connected to VDD so that the output value is maintained to '1' during sleep state. A supplementary single NMOS transistor connected across the pull-up sleep transistor passes VDD to pull up network. During sleep state, this NMOS transistor is the only source of VDD as the sleep transistor is kept off. As shown in Figure 4, a supplementary single PMOS transistor is placed across the pull-down network. The sleep transistor is the only source of GND to the pull-down network and it is the dual case of the output '1'. Sleepy keeper method consumes the conventional sleep transistors with two extra transistors to keep the state during sleep mode.

### IV. SIMULATION RESULTS

Designing Circuits the Figure 5 inferences the digital schematic diagram for basic NAND gate using microwind tool.



Figure 5: Design of basic NAND gate The Figure 6 inferences the digital schematic diagram for sleepy keeper approach NAND gate using microwind tool.



Figure 6: NAND using sleepy keeper approach The Figure 7 inferences the digital schematic diagram for basic NOR gate using microwind tool.







Figure 8: NOR gate using sleepy keeper approach

Method

Table 1 represents the NAND gate using different methods. The basic NAND gate provide a power of 3016 nW, Zigzag method provide a power 2328 nW, Stack method provide a power 1183 nW, Dual Stack method provide a power 1033 nW, Sleepy Stack method provide a power 696 nW and Sleepy Keeper method provide a power 595 nW. Fig. 9 shows the graphical representation of the comparison method.

| Table 1: Comparison of power utilization | of NAND |
|------------------------------------------|---------|
| gate using various methods               |         |

| Method        | Power (nW)       |          |
|---------------|------------------|----------|
|               | Previous Sai     | Proposed |
|               | Srinivas Chandra | Method   |
|               | et al. [1]       |          |
| Basic Nand    | 4036 nW          | 3016 nW  |
| Gate          |                  |          |
| Zigzag Method | 2893 nW          | 2328 nW  |
| Stack Method  | 1467 nW          | 1183 nW  |
| Dual Stack    | 1282 nW          | 1033 nW  |
| Method        |                  |          |
| Sleepy Stack  | 899.3 nW         | 696 nW   |
| Method        |                  |          |
| Sleepy Keeper | 829.7 nW         | 595 nW   |
| Method        |                  |          |



Figure 9: Graphical Represent of NAND Gate Table 2 represents the NOR gate using different methods. The basic NOR gate provide a power of 1437 nW, Zigzag method provide a power 1374 nW, Stack method provide a power 1397 nW, Dual Stack method provide a power 1250 nW, Sleepy Stack method provide a power 706 nW and Sleepy Keeper method provide a power 644 nW. Fig. 10 shows the graphical representation of the comparison method.

| gate using various methods |                  |          |  |
|----------------------------|------------------|----------|--|
| Method                     | Power (uW)       |          |  |
|                            | Previous Sai     | Proposed |  |
|                            | Srinivas Chandra | Method   |  |
|                            | et al. [1]       |          |  |
| Basic NOR Gate             | 1892 nW          | 1437 nW  |  |
| Zigzag Method              | 1782 nW          | 1374 nW  |  |
| Stack Method               | 1626 nW          | 1397 nW  |  |
| Dual Stack                 | 1472 nW          | 1250 nW  |  |
| Method                     |                  |          |  |
| Sleepy Stack               | 902.3 nW         | 706 nW   |  |
| Method                     |                  |          |  |
| Sleepy Keeper              | 876.3 nW         | 644 nW   |  |

Table 2: Comparison of power utilization of NOR gate using various methods



Figure 10: Graphical Represent of NOR Gate

# V. CONCLUSION

The main design requirements of integrated circuits (ICs) are based on methods that provide a compromise between Circuit performance and compatibility. The main concern in today's world is hardware confident. The security of computer hardware, especially ICs, is an important aspect of overall security of the computer system. Build a foundry with modern equipment and modern production processes capacity requires a lot of maintenance and involves high construction costs. As a result, fables companies are send their integrated circuits to advanced and well-equipped foundries for production1. As a result, an unscrupulous IC foundry can manufacture ICs and sell them illegally. Furthermore, once the chip is in microchip supply chain, it is also vulnerable to various reverse engineering attacks, for the purpose of extracting drawings or design-specific secret as secret key. Since attackers know the IC design process, they can quickly reverse engineering the function of an IC/IP. Today, hardware is subject to a number of new types of attacks, including reverse engineering and IP hacking. As a result, IP providers face many challenges to protect IP against piracy, reverse engineering and overproduction.

## REFERENCE

- [1] Sai Srinivas Chandra, R. Jagadeesh Kannan, B. Saravana Balaji, Sreehari Veeramachaneni & Sk. Noor Mahammad, "Efficient design and analysis of secure CMOS logic through logic encryption", Scientific Report (Scopus), Nature, 2023.
- [2] K. Rajashekhar, Kiladibaboji and K. Mohana Leela, "Leakage Power, Current and Delay Analysis of Stack ONOFIC Based CMOS Circuits", International Conference on Advances in Computing, Communication and Applied Informatics (ACCAI), IEEE 2022.
- [3] H. You J. Yuan Z. Yu and S. Qiao "Low-Power Retentive True Single-Phase-Clocked Flip-Flop With Redundant-Precharge-Free Operation" IEEE Transactions on Very Large Scale Integration (VLSI) Systems vol. 29 no. 5 pp. 1022-1032 May 2021.
- [4] Ritesh Ray Chaudhuri William Simpson Michael Hurt and John Lee "Dashboard for CMOS (Complementary metal oxide semiconductor) Parametric Yield and Perf or. Monitoring in Semiconductor (SC) Manufacturing" 2021 32nd Annual SEMI Advanced S.C Manufacturing Conf. (ASMC) 2021.
- [5] Laxmi Kumre, Bhavana P Shrivastava and Neeraj Rai, "Comparative Analysis of CMOS Inverter For Low Leakage Power", International Journal Of Scientific & Technology Research Volume 8, Issue 09, September 2019.
- [6] Xiaoke Tang Xu Hu Yapeng Zhang Yi Hu and Xi Feng, "An Analysis of Power Dissipation Analysis and Power Dissipation optimization Methods in Digital Chip Layout Design", IEEE 19th Interna. Conf. on Comm. Tech. (ICCT) 2019.
- [7] S. Thayaparan and G.W.G.K.N. Udayanga "Minimum leakage vector with sparse power gating - a combinational approach for standby leakage power reduction in CMOS (Complementary metal oxide semiconductor)

circuits" 2019 IEEE Interna. Circ. and Sys. Sympo. (ICSyS) 2019.

- [8] R. Rao R. Katreepalli and E. R. Thuraka, "Design of general purpose microprocessor with an improved performance self-sleep circuit", International Conf. on Smart Sys and Inventive Tech. (ICSSIT) 2018.
- [9] S. Chaudhary and R. Lorenzo "Low leakage and minimum energy consum. in CMOS (Complementary metal oxide semiconductor) logic cir" Interna. Conf. on Electro. Design Comp. Netw.& Automated Verifi. (EDCAV) Jan. 2015.
- [10] A. Nunez and B. S. Deepaksubramanyan "Analysis of subthreshold leakage reduction in CMOS (Complementary metal oxide semiconductor) digital circ" Proc. 13th NASA VLSI Symp. June 2007.
- [11] Abdollahi, A, Fallah, F & Pedram, M., "Leakage current reduction in CMOS VLSI circuits by input vector control", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 12, no. 2, pp. 140-154, 2004.
- [12] Anis, M, Mahmoud, M, Elmasry, M & Areibi, S, "Dynamic and leakage power reduction in MTCMOS circuits using an automated efficient gate clustering technique", in Proceedings of the 39th Annual Design Automation Conference, ACM, pp. 480-485, 2002.
- [13] Behradfar, A, Zeinolabedinzadeh, S & HajSadeghi, K, "A clock boosting scheme for low voltage circuits", 15th IEEE International Conference on Electronics, Circuits and Systems, pp. 21-24, 2008.
- [14] Brandt, J, Schneider, K, Ahuja, S & Shukla, SK, "The model checking view to clock Stating and operand isolation", Proceedings of the 10th International Conference on Application of Concurrency to System Design (ACSD), IEEE, pp. 181-1, 2010.
- [15] Keskin, M, "A low-voltage CMOS switch with a novel clock boosting scheme', IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 52, no. 4, pp. 185-188, 2005.