# A Novel Fault Tolerant Topology of Active Neutral Point Clamped Inverter

# Manmeet Bhatia<sup>1</sup>, Reshmita Sharma<sup>2</sup>, and Rahul Pandey<sup>3</sup> <sup>1</sup>Research M.Tech Scholar, SSTC SSGI Bhilai <sup>2</sup>,<sup>3</sup>Assistant Professor, SSTC SSGI Bhilai

Abstract- Amongst all power electronic devices, semiconductor switches are most vulnerable to failure. On the other hand, MLIs incorporate a high device count which combined with their vulnerability characteristic lead to a high probability of failure leading to mal-operation of MLI. There are two types of fault mainly occurring in semiconductor switches, open circuit failure and short circuit failure. A short circuit failure results in shoot through condition through DC voltage source or capacitor, which causes a huge surge current to flow through the remaining healthy part of the inverter, thereby decreasing the reliability of the inverter. This condition can be avoided by connecting the fuses to the legs of the inverter, which results in converting a short circuit failure into an open circuit fault. Therefore, it is necessary to bypass faulty switch in power semiconductor switches to preserve the health of the inverter and avoid total system shutdown. Thus, only the open circuit fault tolerant operation has been studied in the entire length of the paper of the proposed topology. A unique position of redundant switches helps to achieve the fault tolerant operation for the proposed topology.

Index terms- Multilevel Inverter, Active Neutral Point Clamped, Fault Tolerant

# I. INTRODUCTION

Due to advancement in the power semiconductor devices, converters have been extending their range of use in many industrial sectors. Particularly, dc/ac converters are gaining more attention due to significant advantages such as reduction in the energy consumption, increased efficiency of system, better quality of product, reduced maintenance, and many more. In case of the medium voltage applications with grid, a conventional two level inverter suffers from different drawbacks [1-3]. To overcome this drawbacks a multilevel power converter structure has been introduced as an alternative for high power and medium voltage applications such as High Voltage DC Transmission System (HVDC), static compensators (STATCOM), electric and hybrid electric vehicles, uninterruptable power supplies (UPS) laminators etc. Multilevel converter provides a good solution between cost and performance when compared to conventional two level converters. These converters can be employed for high power as well as low power applications in combination with renewable energy sources such as photovoltaic, wind, and fuel cells. These sources can be easily operated in connection with multilevel converters for a high power application. Since the origination of multilevel converters, they have been utilized in traction, both in locomotives and track-side static converters [4]. Recently multilevel converters are heavily influenced by applications such as power system converters to achieve VAR compensation and stability improvement [5], active filtering [6], high-voltage motor drive [3], high-voltage dc transmission [7], and most recently they have been employed for medium voltage induction motor, variable speed drives [8]. Multilevel converters are mostly employed for applications such as industrial medium-voltage motor drives [3-9], grid connected renewable energy systems [10], Flexible AC Transmission System (FACTS) [11], and traction drive systems [12]. These application demands the converters performance in terms of high voltage and low power requirement. Due to this reason, high-voltage and large-power inverters have been developed for two-level output which employs series combination of switching power devices such as Gate Turn Off thyristors (GTOs), Integrated Gate Commutated Transistors (IGCTs), and Integrated Gate Bipolar Transistors (IGBTs). This is due to the objective to achieve higher voltage levels with series connection of switches. However, the series combination of power switches leads to several issues [13], such as non-uniform distribution of source voltage across series-connected devices that may make the applied voltage of individual devices much higher than blocking voltage of the devices when operating for transient and steady-state conditions. The higher blocking voltage of the switches leads to the higher cost of the device and increased switching also adds up the extra losses. In order to solve the aforementioned issues, considerable amount of circuit topologies of multilevel inverter and converter have been proposed in literature. The load voltage in case of the multilevel inverter is attained in staircase pattern from combination of several DC voltage sources. The load voltage quality increases with increase in number of voltage levels. Due to this the size of output filters is reduced which decreases the cost of inverter.

In 1975, the concept of multilevel inverters has been introduced with the first proposed topology of cascaded multilevel inverter [14]. Several individual full bridge cell supplied from DC voltage sources are placed in series to attain a staircase AC voltage waveform pattern. Primarily the multilevel inverters are realized in terms of three-level load voltage waveform [15]. Based on this, many multilevel converter topologies have been designed and studied in literature [16]. In 1981, a new multilevel inverter topology named as the Neutral-Point Clamped (NPC) inverter design was proposed [17]. In 1992, capacitor-clamped (also known as flying capacitor) type topology of multilevel inverter, [18] and in year of 1996 topology of cascaded multilevel inverter was proposed [19]. Even though the cascade multilevel inverter type topology was invented previously, in the perspective of practical application it did not come into the light till the mid-1990s. This topology has several advantages in view of the applications of several motor drives and grid connection. The cascaded type topology of multilevel inverter has received significant attention due to modularity and simplicity in architecture. In [20-21], the main application of the cascade inverter for regenerativetype motor drive is studied. Recently, several novel topologies are emerging in literature due to scope of development in terms of cost and performance. This involves conventional topologies of multilevel inverters [22], combination of different conventional type topologies of multilevel inverters [23], hybrid

multilevel inverters [24-25] and soft-switched multilevel inverters [26]. These multilevel inverters can be well utilized for higher voltage applications with increase in voltage levels. The equivalent switching frequency can be altered without the change in actual switching frequency, thus the ripples are reduced in load voltage and it also reduces the electromagnetic interference (EMI). The architecture of different multilevel converters can be framed in several ways. The general strategy involves the parallel or series connection of conventional converters to form the staircase waveform pattern of load voltage [27]. More complex structures are developed by adding number of converter cells inside of the main converter structure [28]. The total voltage or current rating of the topology of multilevel converter can be evaluated by summation of the rating of combination of individual switches, and so the power rating of the converter can exceed the rated voltage and current values of the individual power switches. The basic concept behind the idea of multilevel inverter is to attain high power with series combination of switches having several lower voltage dc sources to perform the conversion of power by achieving a staircase voltage waveform. The isolated DC voltage sources can be easily replaced by different alternatives such as capacitors, batteries and renewable energy sources. The operation of the power switches combine these multiple dc sources in order to attain high voltage at the output; however, the rated voltage across main power switches based upon the rating of the dc voltage sources applied across the main converter structure.

# II. OPERATION OF ANPC TOPOLOGY

In fig 1, the configuration of active neutral point clamped (ANPC) topology of multilevel inverter is shown. This topology generates five level output voltage with the switching scheme shown in table 1. The architecture of this topology comprises of two individual legs of ANPC topology which are connected in parallel. Each leg of ANPC topology generates three level output voltage. The topology comprises of 12 power switches, 2 capacitors to divide the input DC voltage. The topology of ANPC provides a considerable trade- off between the inverter cost and performance and thus, it is found to be gaining more attention. This topology eliminates the requirement of bidirectional switches which further reduces the cost of extra gate driver circuits and heat sinks.

The switching scheme considered for the operation of this topology is summarized in table-1 as shown below. This switching scheme consists of various sequences required switching to generate corresponding voltage levels. The effect on the state of the capacitors C1 and C2 are also mentioned along with the switching path to generate each voltage level, while the generation of each voltage level. This switching scheme takes the flyback effect in consideration while generation of each voltage level. The flyback effect is defined by the spikes in the output voltage waveform across a reactive load caused due to sudden reduction or interruption in the supply current. When the supply current abruptly changes its magnitude i.e. decreases enormously, it leads to the flyback effect which can be seen in the waveform of output voltage. It is of great importance to reduce this effect as this effect may leads in the decreased quality of output voltage waveform by increasing the harmonic content.



Fig. 1 Structure of Active neutral point clamped (ANPC) Topology of multilevel inverter

Table-1 Switching scheme table for 5 level ANPC converter

| Output            | Sequ  | Switchin | Effect on | Effect on |
|-------------------|-------|----------|-----------|-----------|
| voltag            | ence  | g scheme | capacitor | capacitor |
| e level           |       |          | C1        | C2        |
| V <sub>DC</sub>   | Seq 1 | A1, A2,  | No effect | No effect |
|                   | -     | B3, B4   |           |           |
| V <sub>DC/2</sub> | Seq 2 | A1, A2,  | Discharge | Charge    |
|                   |       | B3, B6   |           |           |
|                   | Seq 3 | A2, A5,  | Charge    | Discharge |
|                   | -     | B3, B4   | Ũ         | Ŭ         |
|                   | Seq 4 | A1, A2,  | No effect | No effect |
|                   |       | B1, B2   |           |           |

| 0                   | Seq 5     | A3, A4,<br>B3, B4 | No effect | No effect |
|---------------------|-----------|-------------------|-----------|-----------|
|                     | Seq 6     | A2, A5,<br>B2, B5 | No effect | No effect |
|                     | Seq 7     | A2, A5,<br>B3, B6 | No effect | No effect |
|                     | Seq 8     | A3, A6,<br>B3, B6 | No effect | No effect |
|                     | Seq 9     | A3, A6,<br>B2, B5 | No effect | No effect |
| -V <sub>DC</sub> /2 | Seq<br>10 | A2, A5,<br>B1, B2 | Discharge | Charge    |
|                     | Seq<br>11 | A3, A4, B2, B5    | Charge    | Discharge |
| -V <sub>DC</sub>    | Seq<br>12 | A3, A4,<br>B1, B2 | No effect | No effect |

# **II. MODULATION STRATEGY**

The implementation of appropriate modulation strategy is important in order to minimize the total harmonic distortion (THD) and improve the power quality of the output voltage waveform. The gate pulses control the switching ON and OFF state of an IGBT device. These pulses are primarily fed to the input of gate driver circuit of power semiconductor switches. A gate driver is a power amplifier that receives a low-power input with the help of a controller IC and generates a high-current drive input for the gating of an IGBT switch. The gate pulses for the operation of five levels ANPC topology are obtained by the strategy of level shift pulse width modulation (LS-PWM). This strategy is implemented by employing multiple carrier waves. These carrier waves are triangular in nature which can be used to alter both of the falling and rising edge of the pulses. This helps to improve the harmonic spectrum of the output voltage. In this LS-PWM, the sinusoidal reference signal of fundamental frequency is compared with the high frequency carrier wave which generates the respective pulses. The ratio of peak amplitude of these two waves decides the modulation index (Ma). The mathematical formula of modulation index (Ma) for N level MLI is given as:

# Ma = Vref / Vcar .....(1)

Where, Vref indicates the maximum amplitude of sinusoidal reference signal and Vcar is showing the peak to peak amplitude of triangular carrier waves. The variation of modulation index takes place in the range of 0 to 1 for the linear operation of multilevel inverter. The amplitude of output voltage is increased

with the increase in the value of modulation index. Total harmonic distortion (THD) of phase-shifted modulation is considerably higher than level-shifted modulation. Therefore only level-shifted modulation is considered. An n-level CHB inverter which employs level-shifted multicarrier modulation scheme demands (n-1) triangular carriers, all having the same frequency and amplitude. The (n-1) triangular carriers are vertically disposed such that the bands they occupy are contiguous.

# **III. HEALTHY OPERATION**

The healthy operation of ANPC topology of MLI is studied in the MATLAB/Simulink. The simulation is carried out for the R-L type of load having the values of R=20 ohm and L=20 mH. The value of switching frequency employed in the simulation for the healthy operation is equal to 5 kHz. The operation of MLIs at higher switching frequency reduces the filter size requirement which adds on benefits in the perspective of cost. The input voltage supplied to the ANPC topology is of magnitude 50V. The capacitors rating heavily influence the size and cost of the capacitors while practical implementation of the MLIs. Thus, by taking these factors into consideration and maintaining the quality of output voltage by appropriate charging and discharging, the rating of capacitors utilized is of 4700 micro Farad. The results obtained for five level output voltage waveform (a), output current waveform (b) and during this healthy operation is shown below in fig. 2(a) and fig.2(b). The capacitor voltage balancing can be observed from the figures of capacitors C1 and C2 voltage waveform during healthy operation as shown below in fig. 3(a) and (b):





Fig.2 (b) Simulation results for output current waveform



Fig. 3(a) Simulation results for capacitor C1 voltage waveform



Fig. 3(b) Simulation results for capacitor C2 voltage waveform

In healthy operation of five level ANPC topology the above results are obtained with the corresponding switching scheme. This topology has eliminated the major issue of the non-uniform power loss distribution amongst the power switches, which yields to the uniform distribution of junction temperature amongst the main power switches. Thus, during the healthy operation of this topology the probability of failure in the power switches has greatly reduced. The capacitor balancing without implementation of control technique further reduces the cost of the inverter.

#### **III. PROPOSED TOPOLOGY**

The architecture of the proposed topology is shown in Fig.4. The proposed fault tolerant topology is developed by as the extension of conventional ANPC topology. The topology based on the conventional ANPC structure mainly focuses on the uniform distribution of power loss amongst all the power switches which is the major concern in case of the conventional NPC topology. The reduced count of the power electronics devices required to achieve the desired output is an extra advantage of the five-level ANPC topology. The proposed topology is developed to make the conventional five-level ANPC topology as fault tolerant with least number of additional power switches that can be utilized to achieve the required five level output voltage waveform. A1 to A6 for one leg and B1 to B6 for the second leg of the conventional ANPC topology are the primary path switches which produce a 5 level load voltage waveform under healthy mode of operation.



Fig 4.Architecture of proposed fault tolerant multilevel inverter topology.

To develop a fault tolerant topology the redundant leg switches have a unique position in the proposed topology which is based on two principle factors:

- 1. The dc-link capacitors voltage balancing by equally utilizing them under the faulty situation is only possible if both the capacitors have equal charging and discharging time during one full cycle.
- 2. Conduction losses are further decreased due to utilization of either one or two switches during the faulty duration to achieve the lost voltage levels, which will increase the efficiency of the inverter.

# IV. PROPOSED SWITCHING SCHEME UNDER FAULTY CONDITION

The proposed fault tolerant topology is developed by the extension of conventional five-level ANPC

topology. Thus, the switching strategy employed for the healthy operation of conventional ANPC topology will be same as that of the proposed fault tolerant multilevel inverter topology. However, after the open circuit fault analysis on every switch, the switching paths for the proposed fault tolerant topology during the open circuit failure condition on power switches A1 to A6 of single leg of three-level ANPC topology is shown in table-2. Since, the other leg of three-level ANPC is connected in parallel to the first leg the failure on switches B1 to B6 will also have same switching paths to generate desired load voltage levels. Thus, fault analysis for switches A1 to A6 for first leg will be similar to that of the switches B1 to B6. The lost voltage levels generation and capacitor balancing is achieved with the distinct position of main power switches of the redundant leg connected in parallel with five-level ANPC topology. Table-2 shown below comprises of the information regarding the relation between magnitude of pre fault and post fault voltage after the redundant leg comes into the operation. This table also consists of the information regarding the recovered voltage levels and the capacitor voltage balancing.

The pulses for gate signal are generated by the technique of level shift pulse width modulation (LS-PWM). These pulses are generated by the comparison of high frequency carrier signals and reference sinusoidal signal of fundamental frequency. Table-2: Obtained output voltage level with the redundant leg in operation

| OC     | Redundant      | Recovere | Capacitor | Output   |
|--------|----------------|----------|-----------|----------|
| faulty | leg active     | d output | balancing | voltage: |
| switch | switches       | voltage  | ?         |          |
|        |                | level    |           |          |
| A1     | R1&R3          | VDC      | YES       | YES      |
| A2     | (R1&R3)        | VDC,     | YES       | YES      |
|        | or             | VDC/2,   |           |          |
|        | (R1&R4)        | -VDC/2   |           |          |
| A3     | R5,<br>(R2&R3) | -VDC     | YES       | YES      |
| A4     | R5             | -VDC     | YES       | YES      |
| A5     | R1&R4          | N/A      | YES       | YES      |
| A6     | R3&R4          | N/A      | YES       | YES      |

# V. SWITCHING STRATEGY FOR RECOVERY OF LOST VOLTAGE LEVELS

The recovery of lost voltage levels due to fault on any one of the switches of first leg of five-level ANPC topology can be done with the redundant leg in operation. Since, the second leg is connected in parallel with the first leg the fault analysis and switching strategy will be similar as that of the fault on first leg. The capacitor voltage balancing is possible because of availability of switching paths due to unique position of switches connected in redundant leg as shown in fig.4. The detail of operation of proposed topology with the fault on individual switches is described below.

# V.1 For fault on switch A1

When open circuit fault occurs on switch A1, the lost voltage level V0='VDC' can be achieved through redundant leg. The voltage 'sequence 1' which is lost due to fault on switch A2 use switches A1, A2, B3 and B6, thus this voltage level can be generated with redundant switches having switching path R1, R3, B3 and B6. Since, the capacitor voltage balancing was not concern during fault on switch A1 no redundant switches are required to turn ON to generate corresponding voltage level. The switching path required to generate voltage level V0= 'VDC' is shown in the fig.6. given below. Thus the post fault voltage will be also gets equal to the pre fault voltage due to generation of this voltage level.



Fig.6. Switching path to generate voltage level VDC while fault occurs on switch A1

#### V.2 For fault on switch A2

Due to the open circuit fault occurring on switch A2, the lost voltage levels V0='VDC', V0='VDC/2', V0='-VDC/2', can be generated through redundant leg switches. The lost voltage 'sequence 1' due to fault on switch A2 which use switches A1, A2, B3 and B6 can be achieved with redundant switches with switching path R1, R3, B3 and B6 i.e. similar to the path shown in fig.6 given above. The capacitor voltage balancing concern during fault on switch A2 can be solved by generating the lost voltage sequence

i.e. 'sequence 2' which primarily utilise switches A1,A2,B3 and B6 through another redundant path R1,R3, B3 and B6. This switching path generate voltage level V0='VDC/2', and discharges capacitor C1 and charges capacitor C2. Now, the one switching sequence i.e. sequence '11' which uses switches A3, A4, B2 and B5 is already available to generate voltage level V0='-VDC/2', even after the occurrence of fault and has opposite impact on state of both the capacitors when compared to same voltage level generation with redundant switches during positive half cycle (i.e. VDC/2). Thus, the equal charging and discharging of capacitor will maintain the balancing with this strategy. Thus, required voltage level can be generated and the post fault voltage can be maintained equal to the pre fault voltage. Thus the post fault voltage will be also gets equal to the pre fault voltage due to generation of this voltage level. The lost voltage sequence 2 generation for voltage level V0='VDC/2' with redundant path is shown below. For the generation of same voltage level another redundant path switches R1 and R4 also can be utilized.



Fig.7. Switching path to generate voltage level VDC while fault occurs on switch A2

# V.3 For fault on switch A3

Due to open circuit fault on switch A3, the lost voltage level V0='-VDC' can be achieved through redundant leg. The voltage 'sequence 12' which is lost due to fault on switch A3 use switches A3, A4, B1 and B2, thus this voltage level can be generated with redundant switches having switching path R5, B1 and B2. Since, the capacitor voltage balancing was not concern during fault on switch A3 no redundant switches are required to turn ON to generate corresponding voltage level. The switching path required to generate voltage level V0='-VDC' is shown in the fig. 8 given below. Thus the post fault voltage will be also gets equal to the pre fault voltage

due to generation of this voltage level. The same voltage level can also be generated with another available switching path due to redundant switches R2 and R3.



Fig.8. Switching path to generate voltage level VDC while fault occurs on switch A3

#### V.4 For fault on switch A4

The open circuit fault on switch A4, leads to the loss of voltage level V0= '-VDC' that can be achieved through redundant leg. The voltage 'sequence 12' which is lost due to fault on switch A4 use switches A3, A4, B1 and B2, thus this voltage level can be generated with redundant switches having switching path R5, B1 and B2. Since, the capacitor voltage balancing was not concern during fault on switch A3 no redundant switches are required to turn ON to generate corresponding voltage level. The switching path required to generate voltage level V0='-VDC' is shown in the fig.9 given below. Thus the post fault voltage will be also gets equal to the pre fault voltage due to generation of this voltage level.



Fig.9 Switching path to generate voltage level VDC while fault occurs on switch A4

# V.5 For fault on switch A5 and A6

Since no voltage levels are lost due to fault on switch A5 and A6 the redundant switches are not required to turn ON for this fault conditions. However redundant switches R1&R4 and R4 and R3 can be used as an

alternative to recreate path for lost voltage sequences which will lead to the availability of all redundant paths. Thus the all voltage sequences can be generated with redundant leg in operation and the continuous healthy operation of inverter can be assured with the availability of all switching paths same as in pre fault condition.

# VI. CONCLUSION

A novel fault tolerant topology which is an extension of five-level ANPC is proposed in the dissertation work. The topology generates a five level output voltage waveform in the healthy mode of operation and able to tolerate single switch faults. The topology is capable of maintaining the self-balancing of the dclink capacitors due to the adopted switching scheme. The distinct positioning of switches in the redundant leg allows achieving single switch failure on semiconductor switches incorporated in the ANPC topology.

#### REFERENCES

- J. S. Lai and F. Z. Peng, "Multilevel converters A new breed of power converters," IEEE Trans. Ind. Applicat., vol. 32, pp. 1098–1107, May/June 1996.
- [2] J. Rodriguez, J.-S. Lai, and F. Z. Peng, "Multilevel inverters: a survey of topologies, controls, and applications," IEEE Trans. Ind. Electron., vol. 49, pp. 724-738, 2002.
- [3] L. M. Tolbert, F. Z. Peng, and T. G. Habetler, "Multilevel converters for large electric drives," IEEE Trans. Ind. Applicat., vol. 35, pp. 36-44, 1999.
- [4] H. Stemmler. Power electronics in electric traction applications. IEEE conference of Industrial Electronics, Control and Instrumentation, IECON'93, vol. 2, pp. 707 – 713, 1993.
- [5] H. Fujita, S. Tominaga, and H. Akagi. Analysis and design of an advanced static VAR compensator using quad-series voltage-source inverters. IEEE Industry Apps Meeting, vol.3, pp. 2565–2572, 1995.
- [6] Y. Yoshioka, S. Konishi, N. Eguchi, M. Yamamoto, K. Endo, K. Maruyama, and K. Hino, "Self-commutated static flicker compensator for arc furnaces", IEEE Applied

Power Electronics Conference, vol.2, pp. 891–897, 1996.

- [7] L. Gyugyi, "Power electronics in electric utilities: static var compensators," Proc. IEEE, vol.76, pp. 3, 1987.
- [8] Peter W. Hammond. A new approach to enhance power quality for medium voltage AC drives. IEEE Trans. Industry Applications, vol. 33, pp. 202–208, January 1997.
- [9] M. F. Escalante, J. C. Vannier, and A. Arzande "Flying Capacitor Multilevel Inverters and DTC Motor Drive Applications," IEEE Transactions on Industry Electronics, vol. 49, no. 4,Aug. 2002, pp. 809-815.
- [10] L. M. Tolbert, F. Z. Peng, "Multilevel Converters as a Utility Interface for Renewable Energy Systems," in Proceedings of 2000 IEEE Power Engineering Society Summer Meeting, pp. 1271-1274.
- [11] L. M. Tolbert, F. Z. Peng, T. G. Habetler, "A Multilevel Converter-Based Universal Power Conditioner," IEEE Transactions on Industry Applications, vol. 36, no. 2, pp.596-603, Mar./Apr. 2000,
- [12] L. M. Tolbert, F. Z. Peng, T. G. Habetler, "Multilevel Inverters for Electric Vehicle Applications," IEEE Workshop on Power Electronics in Transportation, pp. 1424-1431, Oct 22-23, 1998,
- [13] In-Dong Kim, Eui-Cheol Nho, Heung-Geun Kim and Jong Sun Ko,"A Generalized Under land Snubber for Flying Capacitor Multilevel Inverter and Converter", IEEE transactions on industrial electronics, vol. 51, no. 6, December 2004.
- [14] R. H. Baker and L. H. Bannister, "Electric Power Converter," U.S. Patent 3 867 643, Feb.1975.
- [15] A. Nabae, I. Takahashi, and H. Akagi, "A New Neutral-point Clamped PWM inverter," IEEE Trans. Ind. Applicat., vol. IA-17, pp. 518-523, Sept./Oct. 1981
- [16] F. Z. Peng and J. S. Lai, "Multilevel Cascade Voltage-source Inverter with Separate DC source," U.S. Patent 5 642 275, June 24, 1997.
- [17] N. S. Choi, J. G. Cho, and G. H. Cho, "A general circuit topology of multilevel inverter," in Proc. IEEE PESC'91, 1991, pp. 96–103.
- [18] T. A. Meynard and H. Foch, "Multilevel conversion: High voltage choppers and voltage

source inverters," in Proc. IEEE PESC'92, 1992, pp. 397–403.

- [19] F. Z. Peng, J.-S. Lai, J. Mckeever, and J. Van Coevering, "A multilevel voltage-source inverter with separate DC source for static var generation," in Conf. Rec. IEEE-IAS Annu. Meeting, 1995, pp. 2541–2548.
- [20] P. W. Hammond, "Four-quadrant AC-AC drive and method," U.S. Patent 6 166 513, Dec.2000.
- [21] M. F. Aiello, P. W. Hammond, and M. Rastogi, "Modular multi-level adjustable supply with series connected active inputs," U.S. Patent 6 236 580, May 2001.
- [22] F. Z. Peng, "A generalized multilevel inverter topology with self-voltage balancing," IEEE Trans. Ind. Applicat., vol. 37, pp. 611-618, 2001.
- [23] W. A. Hill and C. D. Harbourt, "Performance of medium voltage multi-level inverters," Conf. Rec. IEEE-IAS Annu. Meeting, 1999, pp. 1186-92.
- [24] M. D. Manjrekar, P. K. Steimer, and T. A. Lipo, "Hybrid multilevel power conversion system: a competitive solution for high-power applications," IEEE Trans. Ind. Applicat., vol.36, pp. 834- 841, 2000.
- [25] Y.-S. Lai and F.-S. Shyu, "Topology for hybrid multilevel inverter," IEE Proc. Electr. Power Applicat. vol. 149, pp. 449-458, 2002.
- [26] B.-M. Song, J. Kim, J.-S. Lai, K.-C. Seong, H.-J. Kim, and S.-S. Park, "A multilevel soft switching inverter with inductor coupling," IEEE Trans. Ind. Applicat., vol. 37, pp. 628-36,2001.
- [27] E. Cengelci, S. U. Sulistijo, B. O. Woom, P. Enjeti, R. Teodorescu, and F. Blaabjerg, "A New Medium Voltage PWM Inverter Topology for Adjustable Speed Drives," in Conf. Rec.IEEE-IAS Annu. Meeting, St. Louis, MO, Oct. 1998, pp. 1416-1423.
- [28] P. Jahn, and H. Leichtfried: "Traction equipment of the class 1822 dual-system locomotive", ABB Rev., pp. 15-22, Year:1992.